August 21<sup>st</sup>, 2023

# CURRICULUM VITAE Shahar Kvatinsky

# Personal Details

| Work Address: | Viterbi Faculty of Electrical and Computer Engineering |
|---------------|--------------------------------------------------------|
|               | Technion – Israel Institute of Technology              |
|               | Haifa 3200003                                          |
| E-Mail:       | shahar@ee.technion.ac.il                               |
| Web:          | http://kvatinsky.com/                                  |
|               | http://asic2.group                                     |
| ORCID ID:     | 0000-0001-7277-7271                                    |

# Academic Degrees

- 2014 Ph.D. Electrical Engineering, Technion
   Dissertation Title: "Memristor-based Circuits and Architectures".
   Direct track degree.
   Advisors: Prof. Avinoam Kolodny, Prof. Eby Friedman, and Prof. Uri Weiser.
- 2010 *MBA Business Administration, Hebrew University, Jerusalem* Graduated Magna Cum Laude, GPA: 94.8/100. Specialized in business strategy and entrepreneurship, and finance and banking.
- 2009 B.Sc. Computer Engineering and Applied Physics, Hebrew University, Jerusalem Graduated Magna Cum Laude, GPA: 96.6/100. Specialized in microelectronics and optoelectronics.

#### **Academic Appointments**

| 7/2023 - now   | Visiting Professor<br>Electrical and Computer Engineering, University of Toronto                                         |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------|--|
| 11/2019-now    | Associate Professor<br>Electrical and Computer Engineering, Technion                                                     |  |
| 7-8/2018       | Visiting Assistant Professor<br>Electrical and Computer Engineering, University of Utah                                  |  |
| 10/2015-10/201 | 9 Assistant Professor<br>Electrical Engineering, Technion<br>Viterbi fellow at the Technion Computer Engineering Center. |  |
| 2014-2015      | Post Doctoral Researcher<br>Computer Science, Stanford University                                                        |  |

# **Professional Experience**

2007-2009 *Circuit designer at Intel, Jerusalem.* 

# **Research Interests**

VLSI, computer architecture, digital circuits, analog circuits, memory design, hardware for machine learning, neuromorphic computing, cytomorphic computing, system-on-a-chip, FPGA, hardware-software interface, emerging non-volatile memory technologies, EDA, hardware security, superconductor logic.

# **Teaching**

# Technion

| 2019-2023 | Digital Systems and Computer OrganizationLecturer (in charge(undergraduate level)             |                      |
|-----------|-----------------------------------------------------------------------------------------------|----------------------|
| 2018      | Advanced Topics in Computer Engineering                                                       | Lecturer             |
|           | (graduate level, new, with Mark Silberstein and Yo                                            | av Etsion)           |
| 2017-2023 | Seminar in VLSI Systems Lecturer (graduate level)                                             |                      |
| 2016-2023 | Circuits and Architectures with Memristor Lecturer<br>(undergraduate and graduate level, new) |                      |
| 2015-2018 | Logic Design and Introduction to Computers                                                    | Lecturer (in charge) |
|           | (undergraduate level)                                                                         |                      |
| 2015-2016 | Advanced Topics in Computer Design                                                            | Lecturer             |
|           | (graduate level, new)                                                                         |                      |
| 2011-2014 | Computer Architecture                                                                         | Teaching assistant   |
|           | (undergraduate and graduate level)                                                            | (in charge)          |
| 2011-2014 | Advanced VLSI Architectures                                                                   | Teaching assistant   |
|           | (undergraduate and graduate level)                                                            | (in charge)          |
| 2009-2013 | Linear Electronics Circuits                                                                   | Teaching assistant   |
|           | (undergraduate level)                                                                         |                      |
| 2009-2014 | SOPC (System on a Programmable Chip) lab                                                      | Instructor           |
|           | (undergraduate level)                                                                         |                      |
| 2010-2014 | B.Sc. projects, VLSI laboratory                                                               | Supervisor           |
|           | (undergraduate level)                                                                         |                      |

Received commendation as a lecturer (Spring 2018), won six times the Technion excellence award for teaching assistants (Spring 2010, Winter 2011, Spring 2011, Spring 2012, winter 2013, Spring 2014). Supervised the winning projects in the Yehoraz Kasher annual EE project contest in 2011, the Oz Mozes prize in 2012, and the Seiden Prize 2015.

#### The Hebrew University, Jerusalem.

2009 *Physics Lab for Engineers* (undergraduate level) Instructor

# **Professional Service Activities**

#### National Activities

| 2022      | Israel Science Foundation scientific committee |
|-----------|------------------------------------------------|
| 2022-2023 | Alon Fellowship committee                      |
| 2021-2022 | Committee on VLSI engineers in Israel          |

#### Technion Activities

| 2022-2023 | New faculty mentorship program leader (with Prof. Tamar Segal-Peretz and Noa  |
|-----------|-------------------------------------------------------------------------------|
|           | Nof-Steiner)                                                                  |
| 2021-2022 | New faculty mentorship program leader (with Prof. Yoav Shechtman and Prof.    |
|           | Galit Yom-Tov)                                                                |
| 2020-2023 | Technion undergraduate entrepreneurship and innovation committee member       |
| 2019-2023 | Technion Hiroshi Fujiwara cyber security research center scientific committee |
|           | member                                                                        |
|           |                                                                               |

#### **Departmental Activities**

| 2020-2023 | Entrepreneurship coordinator                                                  |  |  |
|-----------|-------------------------------------------------------------------------------|--|--|
| 2019-2023 | Master studies acceptance committee                                           |  |  |
| 2019-2020 | Undergraduate best project committee                                          |  |  |
| 2018-2023 | Graduate studies committee                                                    |  |  |
| 2016-now  | Head of the Architecture and Circuits Research Center (ACRC)                  |  |  |
| 2018-2023 | Undergraduate students' consultant for the VLSI and circuits chain            |  |  |
| 2015-2019 | Undergraduate students' consultant for 1 <sup>st</sup> year students          |  |  |
| 2015-2018 | Undergraduate students' consultant for the computer engineering track and the |  |  |
|           | computers chain                                                               |  |  |

#### Associate Editor

| 2018-now | Array, Elsevier                    |
|----------|------------------------------------|
| 2014-now | Microelectronics Journal, Elsevier |

#### Guest Editor

*IET Electronics Letters* – Special issue on "Memristive Electronic Circuits, Neural Networks and Neuromorphic Computing" (co-editors Yichuang Sun, University of Hertfordshire, Georgios Sirakoulis, Democritus University of Thrace, Jingru Sun, Hunan University)

*Frontiers in Neuroscience* – Special issue on "Advances in Highly Efficient Neuromorphic Computing with Emerging Memory Devices" (co-editors Nan Du, TU Chemnitz, Wei Wang, Technion, and Yuriy Pershyn, University of South Carolina).

*MDPI Applied Sciences* - special issue on "Advances in Brain-Inspired Computing" (coeditors Elishai Ezra Tsur, the Open University of Israel and Ehud Ahissar, Weizmann Institute).

*IEEE Nanotechnology Magazine* – special issue on "Novel Applications Enabled by Memristors" (co-editor Marco Ottavi, University of Rome Tor Vergata).

*IEEE Embedded Systems Letters* – special issue on "Embedded Nano-Security" (co-editors Farhad Merchant and Rainer Leupers, RWTH Aachen University).

Program Committee Chair VLSI-SoC 2020.

<u>Topic Program Committee Chair</u> DATE 2020, 2021, 2022 (topic D15 – Emerging Design Technologies for Future Memories).

<u>Tutorials and Workshops Chair</u> HPCA 2018. Program Committee

E2A 2023, ICONS 2023, ICONS 2022, DAC 2022, ICONS 2021, DAC 2021, VLSID 2021, NVMW 2021, DAC 2020, CIMW 2020, NVMW 2020, VLSID 2020, eMTDT 2019, MEMRISYS 2019, SPACE 2019, VLSI-SoC 2019, DATE 2019, APCCAS 2018, VLSI-SoC 2018, MDAC in HiPEAC 2017, 2018, DATE 2018, MemTCAD in HiPEAC 2015, 2016, ChipEx 2016.

PhD Committee

- 1. Elisheva Berkovich, Bar Ilan University, 2023.
- 2. Emmanuel Bender, Ariel University, 2022.
- 3. Ilan Oren, Technion 2022.
- 4. Or Levit, Technion, 2022.
- 5. Itamar Melamed, Technion, 2021.
- 6. Erez Zolkov, Technion, 2021.
- 7. Oren Kalinsky, Technion, 2020.
- 8. Itay Hubara, Technion, 2019.
- 9. Nimrod Ginzberg, Technion, 2019, 2022.
- 10. Ayal Eshkoli, Technion, 2018.
- 11. Gil Shomron, Technion, 2018.
- 12. Binyamin Frankel, Bar Ilan University, 2018.
- 13. Roman Kaplan, Technion, 2017.
- 14. Oron Port, Technion, 2017.
- 15. Robert Gitterman, Bar Ilan University, 2016.
- 16. Evripides Kyriakides, University of Nicosia, Cyprus, 2016.

#### MSc Committee

- 1. Igor De Paula, Technion, 2023.
- 2. Mohammad Hadish, Technion, 2023.
- 3. Avi Hazan, Open University, 2021.
- 4. Itamar Melamed, Technion, 2020.
- 5. Natan Vinshtok-Melnik, Bar Ilan University, 2020.
- 6. Hanna Abu Hanna, Technion, 2019.
- 7. Tsahi Noy, Bar Ilan University, 2019.
- 8. Daniel Vana, Tel Aviv University, 2019.
- 9. Iliah Konstantinovsky, Technion, 2019.
- 10. Roy Weiss, Technion, 2018.
- 11. Yuval Ben-Hur, Technion, 2018.
- 12. Amit Kazimirsky, Bar Ilan University, 2016.
- 13. Kfir Mizrahi, Technion, 2017.
- 14. Oren Nishri, Technion, 2017.

Workshop, Tutorials, and Training School Organizer

- 2023 *Memristive Digital Processing-in-Memory* Tutorial at ISCAS (Monterey, California, USA)
- 2023 *AI on Chip* (Tel Aviv, Israel) Co-organizer: Raja Giryes (Tel Aviv University)
- 2023 Nano Security: From Nano-Electronics to Secure Systems
   Workshop in DATE (Antwerp, Belgium)
   Co-organizers: Ilia Polian (University of Stuttgart), Nan Du (IPHT Jena), and Ingrid Verbauwhede (KU Leuven)
- 2022 *Memristive Digital Processing-in-Memory* Tutorial at ICECS (Glasgow, United Kingdom)

| 2019 | Real Processing-in-Memory with Memristive Memory Processing Unit                                              |
|------|---------------------------------------------------------------------------------------------------------------|
|      | Tutorial at SPACE (India)                                                                                     |
| 2018 | Analog Mixed-Signal Circuit Design with Memristors                                                            |
|      | Tutorial at ISCAS (Italy)                                                                                     |
| 2017 | Mixed Signal Circuit Design with Memristors                                                                   |
|      | Tutorial at IEEE COMCAS (Tel Aviv, Israel)                                                                    |
| 2017 | EU COST Action IC-1401                                                                                        |
|      | Training school at the Technion (Haifa, Israel)                                                               |
| 2017 | Stephen and Sharon Seiden Frontiers in Engineering and Science Workshop: Beyond CMOS: From Devices to Systems |
|      | Workshop (Haifa, Israel)                                                                                      |
|      | Co-organizers: Eby Friedman (Rochester) and Avinoam Kolodny (Technion)                                        |
| 2016 | In-Memory and In-Storage Computing with Emerging Technologies                                                 |
|      | Workshop in PACT (Haifa, Israel)                                                                              |
|      | Co-organizer: Leonid Yavits (Technion)                                                                        |

# Special Session Organizer

| 2022 | Secured Neuromorphic Computing                                    | ISVLSI |
|------|-------------------------------------------------------------------|--------|
|      | Co-organizer: Minhui Zou (Technion)                               |        |
| 2019 | Synthetic Biology – when Biology and Electronics Meet             | BioCAS |
|      | Co-organizers: Ramez Danial (Technion) and Yosi Shacham-Diamand   |        |
|      | (Tel Aviv University)                                             |        |
| 2017 | Memristor for Computing: Myth or Reality?                         | DATE   |
|      | Co-organizers: Said Hamdioui (TU Delft) and Gert Cauwenberghs (UC | SD)    |
| 2016 | Memristors for Computing                                          | CNNA   |
|      | Co-organizer: Dietmar Fey (FAU).                                  |        |

# Scientific Advisory Board

- Chua Memristor Center (CMC) at TU Dresden, Germany.
- International Advisory Board of the 3rd International Conference "Emerging Materials, Technologies and Applications for Non-volatile Memory Devices"
- DFG-funded Priority Program "Nano Security: From Nano-Electronics to Secure Systems".

# Journal/Conference Referee

- 1. 17<sup>th</sup> International Conference on Digital Signal Processing (DSP 2011).
- 2. 39<sup>th</sup> International Symposium on Computer Architecture (ISCA 2012).
- 3. Microelectronics Journal.
- 4. IEEE Transactions on Nanotechnology.
- 5. 7th International Symposium on Networks-on-Chip (NOCS 2013).
- 6. Reed-Muller Workshop (RM 2013).
- 7. IEEE International Symposium on Circuits and Systems (ISCAS) 2013.
- 8. Radioengineering.
- 9. PLOS ONE.
- 10. IEEE International Symposium on Circuits and Systems (ISCAS) 2014.
- 11. IEEE Transactions on Electron Devices.
- 12. Journal of Circuits, Systems, and Computers.
- 13. IEEE Transactions on Circuits and Systems I: Regular Papers.
- 14. IEEE Transactions on Circuits and Systems II: Express Briefs.

- 15. IEEE Transactions on Very Large Scale Integration (VLSI).
- 16. IEEE Transactions on Neural Networks and Learning Systems.
- 17. IEEE Journal on Emerging and Selected Topics in Circuits and Systems.
- 18. International Journal of Electronics and Communications.
- 19. IEEE Electron Device Letters.
- 20. Frontiers in Neuroscience.
- 21. The 48th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO 2015).
- 22. BIOCAS 2015.
- 23. IEEE International Symposium on Circuits and Systems (ISCAS) 2016.
- 24. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
- 25. IEEE Transactions on Emerging Topics in Computing.
- 26. ACM Journal on Emerging Technologies in Computing Systems.
- 27. IET Circuits, Devices, & Systems.
- 28. International Workshop on Cellular Nanoscale Networks and their Applications (CNNA) 2016.
- 29. Neural Computing and Applications (NCAA).
- 30. IEEE International Symposium on Circuits and Systems (ISCAS) 2017.
- 31. Electronics Letters.
- 32. High Performance Computer Architecture (HPCA) 2018.
- 33. IEEE International Symposium on Circuits and Systems (ISCAS) 2018.
- 34. Nature Nanotechnology.
- 35. Nature Electronics.
- 36. Nature Communications.
- 37. High Performance Computer Architecture (HPCA) 2019.
- 38. IEEE International Symposium on Circuits and Systems (ISCAS) 2019.
- 39. IEEE Computer Architecture Letters.
- 40. IEEE International Conference on Electronics Circuits and Systems (ICECS) 2019.
- 41. Advanced Intelligent Systems.
- 42. Physica Status Solidi A: Applications and Materials Science
- 43. IEEE International Symposium on Circuits and Systems (ISCAS) 2021.
- 44. IEEE Journal of the Electron Devices Society.
- 45. Advanced Science.

#### Grants Referee

- 1. Israel Science Foundation.
- 2. Deutsche Forschungsgemeinschaft (DFG).

#### **Membership in Professional Societies**

IEEE (senior member).

IEEE Israel Circuits and Systems chair.

IEEE Cellular Nanoscale Networks and Memristor Array Computing Technical Committee.

#### Military Service

1999-2004 Officer in the IDF, rank: Lieutenant Colonel.

Participated in several courses and training including sergeant course, officer course, and company commander course and served in several commanding positions including an artillery battery commander and artillery officer course commander.

Currently in the reserve forces.

# Fellowships, Awards and Honors:

| 2023       | Uzi & Michal Halevy Award for Innovative Applied Engineering                                                                                                |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2023       | Best poster award at the International Meeting on Ferroelectricity 2023.                                                                                    |  |
| 2022       | Nominations for the best paper award and best student paper award, IEEE<br>International Conference on Modern Circuits and Systems Technologies<br>(MOCAST) |  |
| 2021       | Device Research Conference best student poster award                                                                                                        |  |
| 2021       | Norman Seiden Prize for Academic Excellence                                                                                                                 |  |
| 2021       | Elected as a member of the Israel Young Academy                                                                                                             |  |
| 2021       | Hershel Rich Technion Innovation Award                                                                                                                      |  |
| 2020       | Most cited paper in 5 years, IEEE Transactions of Circuits and Systems II: Express Briefs                                                                   |  |
| 2020       | Paper selected among top 15 papers in the VLSI-SoC conference to appear in the VLSI-SoC book                                                                |  |
| 2020       | MDPI Electronics Young Investigator Award                                                                                                                   |  |
| 2020       | Jacobs Best Paper (Technion award for best paper by a graduate student in engineering)                                                                      |  |
| 2020       | Selected as "one of the 20 promising Israelis of the next decade" by Yedioth Aharonot                                                                       |  |
| 2019       | Paper selected among top 18 papers in the VLSI-SoC conference to appear in the VLSI-SoC book                                                                |  |
| 2019       | Best poster award in Neuromorphic Computing – A Nature Conference                                                                                           |  |
| 2019       | Alexander Goldberg Research Prize Fund (Technion)                                                                                                           |  |
| 2019       | Wolf Foundation Krill Prize for Excellence in Scientific Research                                                                                           |  |
| 2018       | Commendation as a lecturer (top 12% at the Technion)                                                                                                        |  |
| 2018       | KLA-Tencor Excellent Conference Paper Award                                                                                                                 |  |
| 2017       | European Research Council starting grant                                                                                                                    |  |
| 2017       | Pazy Memorial Research Award for "the most outstanding and original<br>BSF supported project in mathematical and computer sciences"                         |  |
| 2017       | Hershel Rich Technion Innovation Award                                                                                                                      |  |
| 2016       | Paper selected among top 10 papers in the VLSI-SoC conference to appear in the VLSI-SoC book                                                                |  |
| 2015       | Supervised the Seiden Prize for Multidisciplinary Undergraduate Projects in Nano Electronics                                                                |  |
| 2015-2018  | Viterbi Fellowship in the Center for Computer Engineering at the Technion                                                                                   |  |
| 2015       | Best Paper of Computer Architecture Letters Award                                                                                                           |  |
| 2015       | Supervised the 3 <sup>rd</sup> place winning project in the Yehoraz Kasher Annual EE Project Contest                                                        |  |
| 2015       | IEEE Guillemin-Cauer Best Paper Award                                                                                                                       |  |
| 2015       | Viterbi Fellowship for Nurturing Future Faculty Members                                                                                                     |  |
| 2014       | Hershel Rich Technion Innovation Award                                                                                                                      |  |
| 2014       | The Andrew and Erna Finci Viterbi Fellowship                                                                                                                |  |
| 2013, 2014 | Vivian Konigsberg Award for Excellence in Teaching (twice)                                                                                                  |  |
| 2013       | Sanford Kaplan Prize for Creative Management in High Tech in the 21st Century $-1^{st}$ place                                                               |  |
| 2013       | Best lecturer award – ChipEx 2013                                                                                                                           |  |

| 2012       | Supervised the winning project in the Oz Mozes Project Contest                                             |  |  |
|------------|------------------------------------------------------------------------------------------------------------|--|--|
| 2012       | Intel award for excellence in research                                                                     |  |  |
| 2011       | Vivian Konigsberg Award for Excellence in Teaching (twice)                                                 |  |  |
| 2011-2014  | Hasso Plattner Institute Fellowship (four years)                                                           |  |  |
| 2011       | Irwin and Joan Jacobs Fellowship                                                                           |  |  |
| 2011       | Supervised the winning project in the Yehoraz Kasher Annual EE Project Contest                             |  |  |
| 2010, 2012 | Sandor Szego Award for Excellence in Teaching (twice)                                                      |  |  |
| 2010       | Benin prize for graduate students                                                                          |  |  |
| 2010       | The Marker MBA Case Study Competition finalist                                                             |  |  |
| 2009       | "Peter Brojde Center for Innovative Engineering and Computer Science" excellence final B.Sc. project prize |  |  |
| 2007, 2008 | Dean's reward for excellence, Hebrew University (twice)                                                    |  |  |
| 2006-2009  | Dean's honorary list, Hebrew University (all four years)                                                   |  |  |

# **Students Supervised**

# **Completed PhD theses**

| 2023      | Ben Perach        | Architecture for Bulk Bitwise Processing-in-Memory<br>First employment with Nvidia                                                        |
|-----------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 2021      | Nicolas Wainstein | <i>RF Front-End Circuits Based on Memristive Devices</i><br>Co-advisor: Eilam Yalon<br>First employment with Intel                        |
| 2021      | Loai Danial       | <i>Neuromorphic Data Converters using Memristors</i><br>First employment with Intel                                                       |
| Completed | MSc theses        |                                                                                                                                           |
| 2023      | Issa Salameh      | Superconductive Logic using Half Flux Quantum<br>Pulses<br>First employment with Apple                                                    |
| 2023      | Marcel Khalifa    | Acceleration of Bioinformatics Applications Using<br>Memristive Processing-in-Memory Architecture<br>First employment with Google         |
| 2021      | Mor Dahan         | Design of Ferroelectric FET Memories<br>First employment a PhD student at the Technion                                                    |
| 2021      | Adi Eliahu        | <i>Programmable Processing-in-Memory Memristive</i><br><i>Architectures</i><br>First employment with Apple                                |
| 2018      | Nimrod Wald       | <i>Use of Memristor Based Logic Circuits for Beyond</i><br><i>von Neumann Computer Architectures</i><br>First employment with Terrain EDA |
| 2018      | Ameer Haj Ali     | <i>Performing Image Processing in Memristive<br/>Memory Arrays</i><br>First employment a PhD student at UC Berkeley                       |
| 2018      | Nishil Talati     | Logic Design for non-von Neumann Architectures<br>using Memristors                                                                        |

|               |                       | First employment a PhD student at University of Michigan                                                           |  |
|---------------|-----------------------|--------------------------------------------------------------------------------------------------------------------|--|
| 2017          | Misbah Ramadan        | Adaptive Programming for Multi-Level Cell ReRAM<br>Co-advisor: Ran Ginosar<br>First employment with Apple          |  |
| 2015          | Yifat Levy            | Logic with Memristive Akers Arrays<br>Co-advisors: Avinoam Kolodny and Eby Friedman<br>First employment with Intel |  |
| PhD theses in | n progress            |                                                                                                                    |  |
| 2015-2023     | Rotem Ben-Hur         | Logic within the Memory                                                                                            |  |
| 2017-2023     | Ben Perach            | Architecture for High Performance Computing and<br>Cyber Security of memristive Memory Processing<br>Unit          |  |
| 2016-2023     | Tzofnat Greenberg-Tol | ledo Memristive Artificial Neural Network<br>Accelerator with Online Training                                      |  |
|               |                       | Co-advisor: Daniel Soudry                                                                                          |  |
| 2020-2024     | Lior Rodes            | Thermoelectic PUFs                                                                                                 |  |
|               |                       | Co-advisor: Eilam Yalon                                                                                            |  |
| 2018-2023     | Barak Hoffer          | Chip Design of Memristive Memory Processing Unit                                                                   |  |
| 2021-2024     | Orian Leitersdorf     | Advancing Computer Science with Memristive<br>Processing-in-Memory                                                 |  |
| MSc theses i  | n progress            |                                                                                                                    |  |
| 2022-2024     | Sariel Hodisan        | Novel Analog Circuits Using Memristors and New<br>Emerging Devices                                                 |  |
| 2023-2025     | Rishona Daniels       | Neuromorphic Computing                                                                                             |  |
| 2022-2025     | Duna Wattad           | Neuromorphic Computing                                                                                             |  |
| Post-docs     |                       |                                                                                                                    |  |
| 2021-2023     | Minhui Zou            |                                                                                                                    |  |
| 2021-2022     | Anindita Chakraborty  | First employment Assistant Professor in Siksha<br>'O' Anusandhan University                                        |  |
| 2020-2021     | Wei Wang              | First employment Senior Researcher in Peng Cheng Laboratory, China                                                 |  |
| 2019-2020     | Kunal Korgaonkar      | First employment Assistant Professor in BITS Pilani,<br>India                                                      |  |
| 2017-2018     | John Reuben           | First employment Associate Professor in Vellore Institute of Technology, India                                     |  |

# Sponsored Long-Term Visitors

| June 2023-now     | Tanay Patni<br>BITS Pilani, India        | Visiting scholar |
|-------------------|------------------------------------------|------------------|
| January-June 2023 | Arjun Tyagi<br><i>BITS Pilani, India</i> | Visiting scholar |

| October 2022-now                      | Jiang Li<br>Nanjing University, Chi                | Visiting scholar                                    |
|---------------------------------------|----------------------------------------------------|-----------------------------------------------------|
| October 2022-March 2023               | Henriette Padberg<br>RWTH Aachen, German           |                                                     |
| September 2022-May 2023               | Thomas Neuner<br>TU Munich, Germany                | Visiting scholar                                    |
| July 2022-February 2023               | Rishona Daniels<br>Mumbai University, Ind          |                                                     |
| September-December 2021               | Devangshu Datta<br>National Institute of Tee       | Visiting scholar<br>chnology, Jamshedpur, India     |
| September-December 2021               | Sumukh Pinge<br>BITS Pilani, India                 | Visiting scholar                                    |
| March-August 2021                     | Aatman Borda<br>BITS Pilani, India                 | Visiting scholar                                    |
| January-June 2020<br>International In |                                                    | Visiting scholar<br>chnology, Naya Raipur, India    |
| January-June 2020<br>International In | Parul Damahe<br>astitute of Information Te         | Visiting scholar<br>schnology, Naya Raipur, India   |
| January-June 2020<br>International In | Purvi Agrawal<br><i>ustitute of Information Te</i> | Visiting scholar<br>schnology, Naya Raipur, India   |
| June-August 2019                      | Rajaie Ismeeh<br>Bir Zeit University, Ran          | Visiting scholar<br>nallah, Palestinian Territories |
| May-July 2019                         | Anmol Jain<br>Indian Institute of Tech             | Visiting scholar<br>nology, Roorkee, India          |
| May-December 2019                     | Jeffrey Louis<br>BITS Pilani, India                | Visiting scholar                                    |
| May – November 2019                   | Shivansh Dwivedi<br>Indian Institute of Tech       | -                                                   |
| May – November 2019                   | Kanishka Sharma<br>Indian Institute of Tech        | Visiting scholar<br>nology, Indore, India           |
| October 2018-May 2019                 | Varun Tandon                                       | Visiting scholar                                    |
| July-September 2018                   | Debjyoti Bhattacharjee<br>Nanyang Technological    | 6                                                   |
| June 2018-May 2019                    | Kunal Korgaonkar<br>University of California       | Visiting scholar<br><i>a, San Diego</i>             |
| May-July 2018                         | Vasu Gupta<br>BITS Pilani, India                   | Visiting scholar                                    |
| May-July 2018                         | Sidharth Thomas<br>Indian Institute of Tech        | Visiting scholar<br>nology, Roorkee, India          |
| May-July 2018                         | Keshav Tiwari<br>Indian Institute of Tech          | Visiting scholar<br>nology, Roorkee, India          |
| December 2016-January 2017            | Elias Cohen<br>Reed College, Oregon                | Visiting scholar                                    |

May-July 2016

Nishil Talati BITS Pilani, India Visiting scholar

#### **B.Sc. Projects**

- 1. Dmitry Belousov and Slavik Liman, "Memristor-based Circuits" (*Winners of the Yehoraz Kasher EE Project Contest*).
- 2. Zahi Lahti and Elad Osherov, "Memristor Model."
- 3. Oren Lev and Emanuel Darji, "Analysis of Power Grids."
- 4. Keren Talisveyberg and Dmitry Fliter, "Memristor Verilog-A and MATLAB Modeling."
- 5. Ilan Shusterman and Michael Rozenblat, "Memristor-based Memory Analysis."
- 6. Leon Karbachevsky and Boaz Blankrot, "Memristor-based Analog Circuits."
- 7. Guy Satat and Nimrod Wald, "Memristor-based Full Adder," "Memristor-based Multithreading Processor" (*Winners of the Oz Mozes Project Contest*).
- 8. Boris Bashkansky and Lahav Madlinsky, "Memristor-based Memory Array Circuit and Layout Design."
- 9. Rotem Tabach and Dina Leshinsky, "Neuromorphic Systems."
- 10. Yiffah Fishler and Shir Lindenbaum, "Memristor Modeling."
- 11. Firas Shama and Louie Matar, "Memristor-based Multithreading Processor."
- 12. Keren Tendeter and Shiran Shuster, "Simulator for Memristor-based Memory."
- 13. Misbah Ramadan and Loai Danial, "Analysis of a Memristor-based Crossbar."
- 14. Hani Bezalel and Rotem Gabay, "Controller for Memristor-based Logic."
- 15. Benny Fellman and Gilad Tsoran, "Memristor-based Multithreading Processor."
- 16. Moab Arar and Muhammad Grefat, "Simulation Tools for Emerging Memory Technologies."
- 17. Israel Goldstein and Alex Dozortzev, "Memristor-based Crossbar for Neural Networks."
- 18. Misbah Ramadan, "Memristor Modeling."
- 19. Yoav Furman and Rula Naffaa, "Complementary MRL."
- 20. Avishay Drori and Elad Amrani, "Logic Design with Memristive Devices."
- 21. Eyal Rosenthal and Sergey Greshnikov, "Machine Learning with Memristors."
- 22. Itay Tsabari, "DNA Sequencing by Logic within Memory."
- 23. Adi Eliahu, "PulpFiction."
- 24. Barak Hoffer, "Testing of Memristive Memory Processing Unit."
- 25. Liora Huf, "Single Flux Logic Survey."

# Research Grants (Total Funding 2015-2023: \$5,500,000)

#### Competitive

| 2022      | <i>European Research Council Proof of Concept</i> Grant no. 101069336<br>Real Processing in Phase Change Memory<br>(Total funding 150K Euro for 1 year).                                                                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2022-2024 | <i>Technion Human Health Institute</i><br>Harnessing Synthetic Biology and Ultra-Low Power Electronics to Monitor<br>Environmental Signals in the Gastrointestinal Tract<br>Co-PIs: Naama Geva-Zatorsky, Hossam Haick, Eilam Yalon, and Ramez<br>Daniel<br>(Total funding \$500K for 2 years, Kvatinsky's part \$100K) |
| 2021-2024 | NSF-BSF<br>Reliable and Zero-Power Timkeepers for Intermittently Powered Computing<br>Devices via Stochastic Magnetic Tunnel Junctions<br>Co-PIs: Josiah Hester and Pedram Khalili (Northwestern University)<br>(Total funding \$800K for 3 years, Technion's part \$240K)                                             |

| 2021-2022 | Peter Munk Research Institute<br>Design and Characterization of Sneak Path Coating Based Physical<br>Unclonable Function<br>Co-PI: Eilam Yalon (Technion)<br>(Total funding 100K NIS for 1 year)                         |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2021-2024 | <i>EU H2020-FETOPEN</i><br>NEU-ChiP<br>Co-PI (Technion): Ramez Daniel                                                                                                                                                    |  |
|           | (Total funding 3.46M Euro for 3 years, Technion's part 400K Euro)                                                                                                                                                        |  |
| 2020-2021 | Polak Fund for Applied Research<br>Intelligent Analog-to-Digital Converter using Emerging Memory<br>(\$30K for 1 year)                                                                                                   |  |
| 2019-2021 | KAMIN - Israel Innovation AuthorityProject no. 66769Memristor-Based Reconfigurable RF Circuits(887K NIS for 2 year)                                                                                                      |  |
| 2019-2020 | Technion Hiroshi Fujiwara cyber security research center and the Israel cyber bureau (140K NIS for 1 year)                                                                                                               |  |
| 2018-2021 | MAGNET consortium - GenPro - Israel Innovation Authority (835K NIS for 3 years)                                                                                                                                          |  |
| 2018-2020 | Technion Hiroshi Fujiwara cyber security research center and the Israel<br>cyber bureau<br>Co-PI: Avi Mendelson (Technion)<br>(300K NIS for 3 years)                                                                     |  |
| 2018-2019 | <i>Julia and Joshua Ruch Exchange Program</i><br>Co-PI: Zhiru Zhang (Cornell)<br>(\$7K for traveling)                                                                                                                    |  |
| 2018-2022 | <i>European Research Council Starting Grant</i> Grant no. 757259<br>Memristive In-Memory Processing Systems<br>(1.5M Euro for 5 years)                                                                                   |  |
| 2017-2021 | <i>Israel Science Foundation (ISF)</i> Grant no. 1514/17<br>Design of Computer Memories with Independent Computing Capabilities<br>(1M NIS for 4 years)                                                                  |  |
| 2017-2020 | Ministry of Science and Technology<br>Integrated Genetics and Memristors breaking through the scaling limits of<br>Moore's law<br>Co-PI: Ramez Daniel (Technion)<br>(1.555M NIS for 3 years)                             |  |
| 2017-2019 | US–Israel Binational Science Foundation (BSF) Grant no. 2016016<br>High-Performance Normally-Off Parallel Processing<br>Co-PI: Pierre-Emmanuel Gaillardon (University of Utah)<br>(\$150K for 3 years)                   |  |
| 2017-2019 | NSF-BSF Grant no. 2015709<br>Dynamically Configurable Memory Technology Based on Ferroelectric-<br>Gated FET's (FeFET's)<br>Co-PIs: Moshe Eizenberg (Technion) and Ma Tso-Ping (Yale University)<br>(\$150K for 3 years) |  |

| 2017-2018 | Russell Berrie Nanotechnology Institute Nevet<br>Integrated Genetics and Nanoelectronics Breaking through the Scaling Limits<br>of Moore's Law<br>Co-PI: Ramez Daniel (Technion)<br>(\$40K for 1 year) |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2017      | Israel Science Foundation equipment grant for new faculty Grant no. 1515/17 (758,517 NIS)                                                                                                              |
| 2016-2018 | KAMIN - Israel Innovation AuthorityProject no. 57681Analog to Digital Converters with Memristive Neural Network(840K NIS for 2 years)                                                                  |
| 2016-2019 | MAGNET consortium - HiPER - Israel Innovation Authority (700K NIS for 3 years)                                                                                                                         |
| 2015-2018 | ICT COST action<br>Memristors – Devices, Models, Circuits, Systems and Applications<br>(MemoCIS)<br>(travel grants)                                                                                    |

# Industrial

| 2019-2020 | Western Digital<br>RISC-V Infrastructure<br>(\$48K NIS for 1 year)                                                                                                     |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018-2019 | Huawei<br>(\$200K for 1 years)                                                                                                                                         |
| 2017      | Cisco University Research Program Fund<br>Vulnerability Analysis of Emerging Nonvolatile Memory Technologies<br>Co-PI: Avi Mendelson (Technion)<br>(\$80K for 1 years) |
| 2015-2017 | Intel Collaborative Research Institute – Computational Intelligence<br>Memory Intensive Architectures<br>(\$137.5K for 2 years)                                        |

**PUBLICATIONS** (6547 citations, h-index 33, i10-index 67, students are underlined)

#### Thesis

S. Kvatinsky, "Memristor-Based Circuits and Architectures," PhD dissertation, August 2014.

#### **Books Edited**

1. VLSI-SoC: Design Trends, IFIP Advances in Information and Communication Technology, A. Calimera, P.-E. Gaillardon, K. Korganokar, S. Kvatinsky, R. Reis, (Eds.), Springer, 2021.

#### **Refereed Journal Papers:**

- 1. S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "TEAM ThrEshold Adaptive Memristor Model," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 60, No. 1, pp. 211-221, January 2013. 2015 IEEE Guillemin-Cauer Best Paper Award.
- 2. S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "The Desired Memristor for Circuit Designers," *IEEE Circuits and Systems Magazine*, Vol. 13, No. 2, pp. 17-22, second quarter 2013.

- 3. S. Kvatinsky, Y. H. Nacson, Y. Etsion, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Memristor-Based Multithreading," *IEEE Computer Architecture Letters*, Vol. 13, No. 1, pp. 41-44, January-June 2014.
- 4. S. Kvatinsky, N. Wald, G. Satat, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Memristor-Based Material Implication (IMPLY) Logic: Design Principles and Methodologies," *IEEE Transactions on Very Large Scale Integration (VLSI)*, Vol. 22, No. 10, pp. 2054-2066, October 2014.
- 5. S. Kvatinsky, D. Belousov, S. Liman, G. Satat, N. Wald, E. G. Friedman, A. Kolodny, and U. C. Weiser, "MAGIC Memristor Aided LoGIC," *IEEE Transactions on Circuits and Systems II: Express Briefs*, Vol. 61, No. 11, pp. 895-899, November 2014.
- Y. Levy, J. Bruck, Y. Cassuto, E. G. Friedman, A. Kolodny, E. Yaacobi, and S. Kvatinsky, "Logic Operation in Memory Using a Memristive Akers Array," *Microelectronics Journal*, Vol. 45, No. 11, pp. 1429-1437, November 2014.
- S. Kvatinsky, <u>M. Ramadan</u>, E. G. Friedman, and A. Kolodny, "VTEAM A General Model for Voltage Controlled Memristor," *IEEE Transactions on Circuits and Systems II: Express Briefs*, Vol. 62, No. 8, pp. 786-790, August 2015. *Most cited article published in the last 5 years in the journal (2020).*
- 8. R. Patel, **S. Kvatinsky**, E. G. Friedman, and A. Kolodny, "Multistate Register Based on Resistive RAM," *IEEE Transactions on Very Large Scale Integration (VLSI)*, Vol. 23, No. 9, pp. 1750-1759, September 2015.
- D. Soudry, D. Di Castro, A. Gal, A. Kolodny, and S. Kvatinsky, "Memristor-based Multilayer Neural Networks with Online Gradient Descent Training," *IEEE Transactions* on Neural Networks and Learning Systems, Vol. 26, No. 10, pp. 2408-2421, October 2015.
- L. Yavits, S. Kvatinsky, A. Morad, and R. Ginosar, "Resistive Associative Processor," *IEEE Computer Architecture Letters*, Vol. 14, No. 2, July-December 2015. *Best of CAL winner 2015*.
- A. Morad, L. Yavits, S. Kvatinsky, and R. Ginosar, "Resistive GP-SIMD Processing In-Memory," ACM Transactions on Architecture and Code Optimization, Vol. 12, No. 4, Article 57, January 2016.
- N. Talati, S. Gupta, P. Mane, and S. Kvatinsky, "Logic Design within Memristive Memories Using Memristor Aided loGIC (MAGIC)," *IEEE Transactions on Nanotechnology*, Vol. 15, No. 4, pp. 635-650, July 2016.
- Y. Cassuto, S. Kvatinsky, and E. Yaakobi, "Information-Theoretic Sneak Path Mitigation in Memristor Crossbar Arrays," *IEEE Transactions on Information Theory*, Vol. 62, No. 9, pp. 4801-4814, September 2016.
- A. Pedram, S. Richardson, S. Galal, S. Kvatinsky, and M. Horowitz, "Dark Memory and Accelerator-Rich System Optimization in the Dark Silicon Era", *IEEE Design and Test*, Vol. 34, No. 2, pp. 39-50, April 2017.
- 15. <u>A. Doz, I. Goldstein</u>, and **S. Kvatinsky**, "Analysis of the Row Grounding Method in a Memristor-Based Crossbar Array," *International Journal of Circuit Theory and Applications*, Vol. 46, No. 1, pp. 122-137, January 2018.
- L. Danial, N. Wainstein, S. Kraus, and S. Kvatinsky, "DIDACTIC: A Deeply Intelligent Digital-to-Analog Converter with a Trainable Integrated Circuit using Memristors," *IEEE Journal on Emerging and Selected Topics in Circuits and Systems*, Vol. 8, No. 1, pp. 146-158, March 2018.
- 17. <u>N. Wainstein</u> and **S. Kvatinsky**, "TIME Tunable Inductors using MEmristors," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 65, No. 5, pp. 1505-1515, May 2018.
- <u>A. Haj Ali</u>, <u>R. Ben Hur</u>, <u>N. Wald</u>, R. Ronen, and **S. Kvatinsky**, "Not in Name Alone: A Memristive Memory Processing Unit for Real In-Memory Processing," *IEEE Micro*, Vol. 38, No. 5, pp. 13-21, September/October 2018.
- 19. <u>N. Wainstein</u> and **S. Kvatinsky**, "A Lumped RF Model for Nanoscale Memristive Devices and Non-Volatile Single-Pole Double-Throw Switches," *IEEE Transactions on Nanotechnology*, Vol. 17, No. 5, pp. 873-883, September 2018.

- L. Danial, N. Wainstein, S. Kraus, and S. Kvatinsky, "Breaking Through the Speed-Power-Accuracy Tradeoff in ADCs using a Memristive Neuromorphic Architecture," *IEEE Transactions on Emerging Topics in Computational Intelligence*, Vol. 2, No.5, pp. 396-409, October 2018.
- <u>A. Haj Ali</u>, <u>R. Ben-Hur</u>, <u>N. Wald</u>, R. Ronen, and **S. Kvatinsky**, "IMAGING In-Memory AlGorithms for Image ProcessiNG," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 65, No. 12, pp. 4258-4271, December 2018.
- N. Talati, H. Ha, <u>B. Perach</u>, R. Ronen, and **S. Kvatinsky**, "CONCEPT: A Column Oriented Memory Controller for Efficient Memory and PIM Operations in RRAM," *IEEE Micro*, Vol/ 39, No. 1, pp. 33-43, January/February 2019.
- 23. E. Giacomin, <u>T. Greenberg-Toledo</u>, S. Kvatinsky, and P.-E. Gaillardon, "A Robust Digital RRAM-based Convolutional Block for Low-Power Image Processing and Learning Applications," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 62, No. 2, pp. 643-654, February 2019.
- 24. <u>T. Greenberg-Toledo</u>, <u>R. Mazor</u>, <u>A. Haj Ali</u>, and **S. Kvatinsky**, "Supporting the Momentum Algorithm Using a Memristor-Based Synapse," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 66, No. 4, pp. 1571-1583, April 2019.
- 25. <u>N. Wald</u> and **S. Kvatinsky**, "Influence of Parameter Variations and Environment for Real Processing-In-Memory using Memristor Aided Logic (MAGIC)," *Microelectronics Journal*, Vol. 86, pp. 22-33, April 2019.
- M. Ramadan, N. Wainstein, R. Ginosar, and S. Kvatinsky, "Adaptive Programming in Multi-Level Cell ReRAM," *Microelectronics Journal*, Vol. 90, pp. 169-180, August 2019.
- <u>B. Perach</u> and **S. Kvatinsky**, "An Asynchronous and Low-Power True Random Number Generator using STT-MTJ," *IEEE Transactions on Very Large Scale Integration Systems*, Vol. 27, No. 11, pp. 2473-2484, November 2019.
- L. Danial, E. Pikhay, E. Herbelin, <u>N. Wainstein, V. Gupta, N. Wald</u>, Y. Roizin, R. Daniel, and S. Kvatinsky, "A Low-Power Memristive Operation Mode of Two-Terminal Floating-Gate Transistors for Analogue Neuromorphic Computing," *Nature Electronics*, Vol. 2, pp. 596-605, December 2019. *Jacobs Best Paper Award*.
- 29. H. Abo Hana, <u>L. Danial</u>, **S. Kvatinsky**, and R. Daniel, "Cytomorphic Electronics with Memristors for Modeling Fundamental Genetic Circuits," *IEEE Transactions on Biomedical Circuits and Systems*, Vol. 14, No. 3, pp. 386-401, June 2020.
- D. Miron, D. Cohen-Azarzar, <u>B. Hoffer</u>, M. Baskin, S. Kvatinsky, E. Yalon, and L. Kornblum, "Oxide interfaces as a Reservoir of Defects for Resistive Switching," *Applied Physics Letters*, No. 116, 223503, June 2020.
- <u>B. Hoffer</u>, V. Rana, S. Menzel, R. Waser, and S. Kvatinsky, "Experimental Demonstration of Memristor Aided Logic (MAGIC) using Valence Change Memory (VCM)," *IEEE Transactions on Electron Devices*, Vol. 67, No. 8, pp. 3115-3122, August 2020.
- 32. <u>R. Ben-Hur</u>, R. Ronen, <u>A. Haj-Ali</u>, <u>D. Bhattacharjee</u>, <u>A. Eliahu</u>, <u>N. Peled</u>, and **S. Kvatinsky**, "SIMPLER MAGIC: Synthesis and Mapping of In-Memory Logic Executed in a Single Row to Improve Throughput," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, Vol. 39, No. 10, pp. 2434-2447, October 2020.
- 33. <u>N. Wainstein</u>, G. Ankonina, **S. Kvatinsky**, and E. Yalon, "Compact Modeling and Electrothermal Measurements of Indirectly-Heated Phase Change RF Switches," *IEEE Transactions on Electron Devices*, Vol. 67, No. 11, pp. 5182-5187, November 2020.
- 34. <u>N. Wainstein</u>, E. Yalon, G. Adam, and **S. Kvatinsky**, "High-Performance Radiofrequency Switches Based on Resistive Memory Technologies – A Survey," *Proceedings of the IEEE*, Vol 109, No. 1, pp. 77-95, January 2021.
- 35. D. Biolek, Z. Kolka, V. Biolkova, Z. Biolek, and **S. Kvatinsky**, "(V)TEAM for SPICE Simulation of Memristive Devices with Improved Numerical Performance, *IEEE Access*, Vol. 9, No. 9, pp. 30242-30255, February 2021.
- 36. <u>N. Wainstein</u>, G. Ankonina, T. Swoboda, M. M. Rojo, **S. Kvatinsky**, and E. Yalon, "Indirectly Heated Phase Change Switches as a Platform for Nanosecond Probing of

Phase Transition Properties in Chalcogenides," *IEEE Transactions on Electron Devices*, Vol. 68, No. 3, pp. 1298-1303, March 2021.

- A. Eliahu, R. Ronen, P.-E. Gaillardon, and S. Kvatinsky, "multiPULPly: A Multiplication Engine for Accelerating Neural Networks on Ultra-Low-Power Architectures," ACM Journal on Emerging Technologies in Computing Systems, Article No. 24, April 2021.
- K. Stern, <u>N. Wainstein</u>, Y. Keller, C. M. Neumann, E. Pop, **S. Kvatinsky**, and E. Yalon, "Uncovering Phase Change Memory Energy Limits by Sub-Nanosecond Probing of Power Dissipation Dynamics," *Advanced Electronic Materials*, Vol. 7, No. 8, 2100217, August 2021.
- K. Stern, <u>N. Wainstein</u>, Y. Keller, C. M. Neumann, E. Pop, S. Kvatinsky, and E. Yalon, "Sub-Nanosecond Pulses Enable Partial Reset for Analog Phase Change Memory," *IEEE Electron Device Letters*, Vol. 42, No. 9, pp. 1291-1294, September 2021.
- 40. <u>M. Zou</u>, J. Zhou, J. Sun, C. Ji, C. Wang, and **S. Kvatinsky**, "Improving Efficiency and Lifetime of Logic-in-Memory by Combining IMPLY and MAGIC Families," *Journal of Systems Architecture*, Vol. 119, October 2021.
- 41. Y. Li, S. Kvatinsky, and L. Kornblum, "Harnessing Conductive Oxide Interfaces for Resistive Random-Access Memories," *Frontiers in Physics*, Vol. 9, No. 772238, October 2021.
- <u>T. Greenberg-Toledo</u>, <u>B. Perach</u>, I. Hubara, D. Soudry, and **S. Kvatinsky**, "Training of Quantized Deep Neural Networks using a Magnetic Tunnel Junction-Based Synapse," *Semiconductor Science and Technology*, Vol. 36, No. 11, October 2021.
- <u>W. Wang</u>, <u>L. Danial</u>, E. Herbelin, <u>B. Hoffer</u>, <u>B. Oved</u>, and **S. Kvatinsky**, "Physical-Based Compact Model of Y-Flash Memristor for Neuromorphic Computation," *Applied Physics Letters*, Vol. 119, No. 26, December 2021.
- 44. <u>O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "MultPIM: Fast Stateful Multiplication for Processing-in-Memory," *IEEE Transactions on Circuits and Systems II: Express Briefs*, Vol. 69, No. 3, pp. 1647-1651, March 2022.
- 45. R. Ronen, <u>A. Eliahu, O. Leitersdorf, N. Peled, K. Korgaonkar</u>, A. Chattopadhyay, and S. Kvatinsky, "The Bitlet Model: A Parametrized Analytical Model to Compare PIM and CPU Systems," *ACM Journal on Emerging Technologies in Computing Systems*, Vol. 18, No. 2, Article No. 43, pp. 1-29, April 2022.
- 46. <u>M. Dahan</u>, E. T. Breyer, S. Slesazeck, T. Mikolajick, and S. Kvatinsky, "C-AND: Mixed Writing Scheme for Disturb Reduction in 1T Ferroelectric FET Memory," *IEEE Transactions on Circuits and Systems I: Regular Papers*, Vol. 69, No. 4, pp. 1595-1605, April 2022.
- I. Salameh, E. G. Friedman, and S. Kvatinsky, "Superconducting Logic Using 2Φ Josephson Junctions with Half Flux Quantum Pulses," *IEEE Transactions on Circuits and Systems II: Express Briefs*, Vol. 69, No. 5, pp. 2533-2537, May 2022.
- 48. W. Wang, B. Hoffer, T. Greenberg-Toledo, Y. Li, E. Herbelin, R. Ronen, X. Xu, Y. Zhao, J. Yang, and S. Kvatinsky, "Efficient Training of the Memristive Deep Belief Net Immune to Non-Idealities of the Synaptic Devices," *Advanced Intelligent Systems*, Vol. 4, No. 5, pp. 22100249, May 2022.
- 49. Z. Chen, G. Zhang, H. Cai, C. Bengel, F. Liu, X. Zhao, **S. Kvatinsky**, H. Schmidt, R. Waser, S. Menzel, and N. Du, "Study on Sneak Path Effect in the Self-rectifying Crossbar Arrays based on Emerging Memristive Devices," *Frontiers in Electronic Materials*, Vol. 2, October 2022.
- 50. <u>B. Hoffer, N. Wainstein</u>, C. M. Neumann, E. Pop, E. Yalon, and **S. Kvatinsky**, "Stateful Logic using Phase Change Memory," *IEEE Journal of Exploratory Solid-State Computational Devices and Circuits*, Vol. 8, No. 2, pp. 77-83, December 2022.
- <u>W. Wang</u>, L. Danial, Y. Li, E. Herbelin, E. Pikhay, Y. Roizin, <u>B. Hoffer</u>, Z. Wang, and S. Kvatinsky, "Memristive Deep Belief Network by Silicon Synapses," *Nature Electronics*, Vol. 5, pp. 870-880, December 2022.

- 52. M. A. Hadish, **S. Kvatinsky**, and A. Gero, "Learning and Instruction that Combine Multiple Levels of Abstraction in Engineering: Attitudes of Students and Faculty," *International Journal of Engineering Education*, Vol. 39, No. 1, pp. 1-9, January 2023.
- 53. W. Wang, **S. Kvatinsky**, H. Schmidt, and N. Du, "Review on Data-Centric Brain-Inspired Computing Paradigms Exploiting Emerging Memory Devices," *Frontiers in Electronic Materials*, (in press).
- 54. Y. Li, <u>W. Wang</u>, D. Zhang, M. Baskin, A. Chen, **S. Kvatinsky**, E. Yalon, and L. Kornblum, "Scalable Al<sub>2</sub>O<sub>3</sub>-TiO<sub>2</sub> Conductive Oxide Interfaces as Defect Reservoirs for Resistive Switching Devices," *Advanced Electronic Materials* (in press).
- 55. <u>M. Zou</u>, N. Du, and **S. Kvatinsky**, "Review of Security Techniques for Memristor Computing Systems," *Frontiers in Electronic Materials* (in press).
- 56. <u>O. Leitersdorf</u>, Y. Boneh, G. Gazit, R. Ronen, and **S. Kvatinsky**, "FourierPIM: In-Memory Fast Fourier Transform and Polynomial Multiplication," *Memories - Materials, Devices, Circuits and Systems*, (in press).
- 57. <u>O. Leitersdorf</u>, D. Leitersdorf, J. Gal, M. Dahan, R. Ronen, and **S. Kvatinsky**, "AritPIM: Fast Stateful Arithmetic for Processing-in-Memory," *IEEE Transactions on Emerging Topics in Computing*, (in press).
- 58. <u>M. Khalifa, B. Hoffer, O. Leitersdorf</u>, R. Hanhan, L. Yavits, and **S. Kvatinsky**, "ClaPIM: Scalable Sequence CLAssification using Digital Processing-in-Memory," *IEEE Transactions on Very Large Scale Integrated Systems (VLSI)*, (in press).
- 59. <u>H. Padberg</u>, A. Regev, G. Piccolboni, A. Bricalli, G. Molas, J. F. Nodin, and S. Kvatinsky, "Experimental Demonstration of Non-Stateful In-Memory Logic with 1T1R SiO<sub>x</sub> Valence Change Mechanism Memristors," *IEEE Transactions on Circuits and Systems II: Express Briefs* (in press).

#### **Submitted Refereed Journal Papers:**

- 60. <u>B. Perach</u>, R. Ronen, B. Kimelfeld, and **S. Kvatinsky**, "Understanding Bulk-Bitwise Processing In-Memory Through Database Analytics," (in review).
- 61. Z. Sun, **S. Kvatinsky**, X. Si, A. Mehonic, Y. Cai, and R. Huang, "A Full Spectrum of Computing-in-Memory Technologies," (in review).
- 62. K. Naresh, K. Murali Mohan, Y. Padma Sai, Ch. Ganesh, S. Majumdar, and S. Kvatinsky, "Implementations of a Novel Approximate Architecture for 2D Convolution for Image Processing Applications," (in review).
- 63. <u>M. Zou</u>, Z. Zhu, <u>T. Greenberg-Toledo</u>, J. Zou, Y. Wang, N. Du, and **S. Kvatinsky**, "TDPP: Two-Dimensional Permutation-Based Protection of Memristive Deep Neural Networks," (in review).
- 64. <u>O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "ConvPIM: Evaluating Digital Processingin-Memory through Convolutional Neural Networks Acceleration," (in review).

#### **Book Chapters:**

- <u>N. Wald, E. Amrany, A. Drory</u>, and **S. Kvatinsky**, "Logic with Unipolar Memristors: Circuits and Design Methodology," *VLSI-SoC: System-on-Chip in the Nanoscale Era – Design, Verification and Reliability*, IFIP Advances in Information and Communication Technology, T. Hollstein, J. Raik, S. Kostin, A. Tšertov, I. O'Connor, R. Reis (Eds.), Springer, Vol. 508, Chapter 2, pp. 24-40, 2017.
- J. Reuben, R. Ben Hur, N. Wald, N. Talati, A. Haj Ali, P.-E. Gaillardon, and S. Kvatinsky, "A Taxonomy and Evaluation Framework for Memristive Logic," *Handbook of Memristor Networks*, L. O. Chua, G. Sirakoulis, A. Adamatzky (Eds.), pp. 1065-1099, Springer, 2019.
- N. Talati, R. Ben-Hur, N. Wald, A. Haj Ali, J. Reuben, and S. Kvatinsky, "mMPU A Real Processing-in-Memory Architecture to Combat the von Neumann Bottleneck," *Applications of Emerging Memory Technology*, The Springer Series in Advanced Microelectronics, M. Suri (Ed.), Springer, Chapter 8, pp. 191-213, 2020.
- 4. <u>A. Haj Ali</u>, R. Ronen, <u>R. Ben-Hur</u>, <u>N. Wald</u>, and **S. Kvatinsky**, "Memristor-Based Processing-in-Memory and its Application on Image Processing," *Memristive Devices for*

Brain-Inspired Computing, S. Spiga, A. Sebastian, D. Querlioz, B. Rajendran (Ed.), pp. 175-194, Elsevier, 2020.

- 5. **S. Kvatinsky**, "Real Processing-in-Memory with Memristive Memory Processing Unit", Vol. 11947, *Lecture Notes in Computer Science*, Springer (in press).
- J. Vieira, E. Giacomin, Y. Qureshi, M. Zapater, X. Tang, S. Kvatinsky, D. Atienza, and P.-E. Gaillardon, "Accelerating Inference on Binary Neural Networks with Digital RRAM Processing," *VLSI-SoC book*, IFIP Advances in Information and Communication Technology, Metzler, C., Gaillardon, P.-E., De Micheli, G., Silva-Cardenas, C., Reis, R. (Eds.), Springer, Chapter 12, pp. 257-278, 2020.
- A. Eliahu, R. Ben-Hur, A. Haj-Ali, and S. Kvatinsky, "mMPU: Building a Memristor-Based General-Purpose In-Memory Computation Architecture," *Multi-Processor Systemon-Chip 1 Architectures*, L. Andrade and F. Rousseau (Ed.), Chapter 6, pp. 119-132 March 2021.
- <u>A. Eliahu, R. Ben-Hur</u>, R. Ronen, and **S. Kvatinsky**, "A Technology Backward-Compatible Compilation Flow for Processing-in-Memory," *VLSI-SoC: Open Source VLSI Technologies*, IFIP Advances in Information and Communication Technology, A. Calimera, P.-E. Gaillardon, K. Korganokar, **S. Kvatinsky**, R. Reis, (Eds.), Chapter 16, pp. 343-361, Springer, 2021.
- L. Danial, R. Dhamnani, P. Agrawal, P. Damahe, and S. Kvatinsky, "Neuromorphic Data Converter with Memristors," *Emerging Computing: From Devices to Systems*, M. M. Sabry and A. Chattopadhyay (Ed.), pp. 245-290, Springer, 2023.

#### **Refereed Conference Papers:**

- 1. S. Kvatinsky, E. G. Friedman, A. Kolodny, and L. Schächter, "Power Grid Analysis Based on a Macro Circuits Model", *Proceedings of the IEEE Convention of Electrical and Electronics Engineers in Israel*, pp. 708-712, November 2010.
- S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Memristor-based IMPLY Logic Design Flow," *Proceedings of the IEEE International Conference on Computer Design*, pp.142-147, October 2011.
- 3. S. Kvatinsky, N. Wald, G. Satat, E. G. Friedman, A. Kolodny, and U. C. Weiser, "MRL Memristor Ratioed Logic," *Proceedings of the International Cellular Nanoscale Networks and their Applications*, pp. 1-6, August 2012.
- 4. S. Kvatinsky, K. Talisveyberg, D. Fliter, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Models of Memristors for SPICE Simulations," *Proceedings of the IEEE Convention of Electrical and Electronics Engineers in Israel*, pp. 1-5, November 2012.
- 5. Y. Cassuto, S. Kvatinsky, and E. Yaakobi, "Sneak-Path Constraints in Memristor Crossbar Arrays," *Proceeding of the Annual Non-Volatile Memories Workshop*, March 2013.
- 6. Y. Cassuto, S. Kvatinsky, and E. Yaakobi, "Sneak-Path Constraints in Memristor Crossbar Arrays," *Proceedings of the IEEE International Symposium on Information Theory*, pp. 156-160, July 2013.
- 7. S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Memory Intensive Computing," *Proceeding of the Annual Non-Volatile Memories Workshop*, March 2014.
- 8. Y. Cassuto, **S. Kvatinsky**, and E. Yaakobi, "On the Channel Induced by Sneak-Path Errors in Memristor Arrays," *Proceedings of the International Conference on Signal Processing and Communication*, pp. 1-6, July 2014.
- 9. S. Kvatinsky, Y. H. Nacson, R. Patel, Y. Etsion, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Memristive Multistate Pipeline Register," *Proceedings of the International Cellular Nanoscale Networks and their Applications*, pp. 1-2, July 2014.
- Z. Jiang, P. Huang, L. Zhao, S. Kvatinsky, S. Yu, X. Liu, J. Kang, Y. Nishi, and H.-S. P. Wong, "Analysis and Predication on Resistive Random Access Memory (RRAM) 1S1R Array," *Proceedings of the 2015 International Memory Workshop*, pp. 1-4, May 2015.
- 11. <u>R. Ben-Hur</u> and **S. Kvatinsky**, "Processing within a Memristive Memory," *Proceedings* of the Workshop on Memristor Technology, Design, Automation and Computing, January 2016.

- 12. <u>L. Danial</u> and **S. Kvatinsky**, "Memristive Artificial Neural Networks Based Analog to Digital Converter (ADC)," *Proceedings of the Workshop on Memristor Technology, Design, Automation and Computing*, January 2016.
- 13. <u>M. Ramadan</u>, **S. Kvatinsky**, and R. Ginosar, "Memristor Modeling," *Proceedings of the Workshop on Memristor Technology, Design, Automation and Computing*, January 2016.
- <u>E. Rosenthal, S. Greshnikov</u>, D. Soudry, and S. Kvatinsky, "A Fully Analog Memristor-Based Multilayer Neural Network with Online Backpropagation Training," *Proceeding of the IEEE International Symposium on Circuits and Systems*, pp. 1394-1397, May 2016.
- 15. Y. Cassuto, **S. Kvatinsky**, and E. Yaakobi, "Write Sneak-Path Constraints Avoiding Disturbs in Memristor Crossbar Arrays," *Proceedings of the IEEE International Symposium on Information Theory*, pp. 950-954, July 2016.
- 16. <u>R. Ben-Hur</u> and **S. Kvatinsky**, "Memory Processing Unit for In-Memory Processing," *Proceedings of the IEEE/ACM International Symposium on Nanoscale Architectures*, pp. 171-172, July 2016.
- 17. <u>R. Ben-Hur</u>, <u>N. Talati</u>, and **S. Kvatinsky**, "Algorithmic Considerations in Memristive Memory Processing Units (MPU)," *Proceedings of the International Cellular Nanoscale Networks and their Applications*, pp. 1-2, August 2016.
- <u>E. Amrany</u>, <u>A. Drory</u>, and **S. Kvatinsky**, "Logic Design with Unipolar Memristors," *Proceedings of the IFIP/IEEE International Conference on Very Large Scale Integration* (VLSI-SoC), pp. 1-5, September 2016. *Selected for post-conference book (top 10 papers)*.
- 19. A. Vasilyev, N. Bhagdikar, S. Richardson, A. Pedram, S. Kvatinsky, and M. Horowitz, "Evaluating Programmable Architectures for Image and Vision Applications," *Proceedings of the Annual ACM/IEEE International Symposium on Microarchitecture*, pp. 1-13, October 2016.
- 20. H. Ha, A. Pedram, S. Richardson, S. Kvatinsky, and M. Horowitz, "Improving Energy Efficiency of DRAM by Exploiting Half Page Row Access," *Proceedings of the Annual ACM/IEEE International Symposium on Microarchitecture*, pp. 1-12, October 2016.
- 21. <u>R. Ben-Hur</u> and **S. Kvatinsky**, "Memristive Memory Processing Unit (MPU) Controller for In-Memory Processing", *Proceedings of the IEEE International Conference on Science of Electrical Engineering*, pp. 1-5, November 2016.
- 22. <u>N. Wald</u> and **S. Kvatinsky**, "Design Methodology for Stateful Memristive Logic Gates," *Proceedings of the IEEE International Conference on Science of Electrical Engineering*, pp. 1-5, November 2016.
- S. Hamdioui, S. Kvatinsky, G. Cauwenberghs, L. Xie, K. Bertels, <u>N. Wald</u>, S. Joshi, H. M. Elsayed, and H. Corporaal, "Memristor for Computing: Myth or Reality?" *Proceedings of the Design, Automation and Test in Europe*, pp. 722-731, March 2017.
- 24. S. Kvatinsky, <u>R. Ben-Hur</u>, <u>N. Talati</u>, and <u>N. Wald</u>, "mMPU: Memristive Memory Processing Unit," *International Conference on Memristive Materials, Devices & Systems*, April 2017.
- 25. L. Azriel and **S. Kvatinsky**, "Towards a Memristive Hardware Secure Hash Function (MemHash)", *Proceedings of the IEEE International Symposium on Hardware Oriented Security and Trust (HOST)*, pp. 51-55, May 2017.
- 26. <u>N. Talati</u>, Z. Wang, and **S. Kvatinsky**, "Rate-Compatible and High-Throughput Architecture Designs for Encoding LDPC Codes," *Proceeding of the IEEE International Symposium on Circuits and Systems*, pp. 1-4, May 2017.
- 27. <u>N. Wainstein</u> and **S. Kvatinsky**, "An RF Memristor Model and Memristive Single-Pole Double Throw Switches," *Proceeding of the IEEE International Symposium on Circuits and Systems*, pp. 1-4, May 2017.
- 28. J. Reuben, R. Ben Hur, N. Wald, N. Talati, A. Haj Ali, P.-E. Gaillardon, and S. Kvatinsky, "Memristive Logic: A Framework for Evaluation and Comparison," *Proceedings of the IEEE International Symposium on Power and Timing Modeling, Optimization and Simulation*, pp. 1-8, September 2017.
- 29. <u>H. Abo Hanna</u>, <u>L. Danial</u>, **S. Kvatinsky**, and R. Daniel, "Modeling Biochemical Reactions and Gene Networks with Memristors," *Proceeding of the IEEE Symposium on Biological Circuits and Systems*, pp. 1-4, October 2017.

- <u>R. Ben Hur, N. Wald, N. Talati</u>, and **S. Kvatinsky**, "SIMPLE MAGIC: Synthesis and Mapping of Boolean Functions for Memristor Aided Logic (MAGIC)," *Proceeding of the IEEE International Conference on Computer Aided Design*, pp. 225-232, November 2017. *KLA-Tencor Excellent Conference Paper Award*.
- <u>N. Talati</u>, <u>A. Haj Ali</u>, <u>R. Ben Hur</u>, <u>N. Wald</u>, R. Ronen, P.-E. Gaillardon, and S. Kvatinsky, "Practical Challenges in Delivering the Promises of Real Processing-in-Memory Machines," *Proceedings of the Design Automation and Test in Europe*, pp. 1628-1633, March 2018.
- A. Haj Ali, R. Ben-Hur, N. Wald, and S. Kvatinsky, "Efficient Algorithms for In-Memory Fixed Point Multiplication Using MAGIC," *Proceeding of the IEEE International Symposium on Circuits and Systems*, pp. 1-5, May 2018.
- G. C. Adam, R. Badulescu, S. Iordanescu, <u>N. Wainstein</u>, and S. Kvatinsky, "A TiO<sub>2</sub> Based Radio Frequency Resistive Switch," *Proceedings of the International Conference* on Electron, Ion, and Photon Beam Technology and Nanofabrication, June 2018.
- 34. <u>L. Danial</u> and **S. Kvatinsky**, "Real-Time Trainable Data Converters for General Purpose Applications," *Proceeding of the IEEE/ACM International Symposium on Nanoscale Architectures*, July 2018.
- 35. <u>H. Abo Hanna</u>, <u>L. Danial</u>, **S. Kvatinsky**, and R. Daniel, "Memristors as Artificial Biochemical Reactions in Cytomorphic Systems," *Proceedings of the IEEE International Conference on Science of Electrical Engineering*, December 2018.
- 36. <u>B. Perach</u> and **S. Kvatinsky**, "STT-ANGIE: Asynchronous True Random GEnerator Using STT-MTJ," *Proceedings of the Design, Automation and Test in Europe*, pp. 264-267, March 2019.
- 37. <u>L. Danial, S. Thomas</u>, and **S. Kvatinsky**, "Delta-Sigma Modulation Neurons for High-Precision Training of Memristive Synapses in Deep Neural Networks," *Proceedings of the International Symposium on Circuits and Systems*, pp. 1-5, May 2019.
- <u>N. Wainstein</u>, <u>T. Tsabari</u>, <u>Y. Goldin</u>, E. Yalon, and **S. Kvatinsky**, "A Dual-Band CMOS Low-Noise Amplifier using Memristor-Based Tunable Inductors," *Proceedings of the IEEE Computer Society Annual Symposium on VLSI*, pp. 290-295, July 2019.
- 39. M. Ottavi, V. Gupta, S. Khandelwal, S. Kvatinsky, J. Mathew, E. Martinelli, and A. Jabir, "The Missing Applications Found: Robust Design Techniques and Novel Uses of Memristors," *Proceedings of IEEE International Symposium on On-Line Testing and Robust System Design*, pp. 159-164, July 2019.
- 40. S. Kvatinsky, "Real Processing-in-Memory with Memristive Memory Processing Unit (mMPU)," *Proceeding of the IEEE International Conference on Application-Specific Systems, Architectures and Processors*, July 2019.
- 41. J. Vieira, E. Giacomin, Y. Qureshi, M. Zapater, X. Tang, S. Kvatinsky, D. Atienza, and P.-E. Gaillardon, "A Product Engine for Energy Efficient Execution of Binary Neural Networks Using Resistive Memories," *Proceedings of the IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC)*, October 2019 (in press). *Selected for post-conference book (top 18 papers).*
- 42. <u>L. Danial, K. Sharma, S. Dwivedi</u>, and **S. Kvatinsky**, "Logarithmic Neural Network Data Converters using Memristors for Biomedical Applications," *Proceeding of the IEEE Symposium on Biological Circuits and Systems*, pp. 1-4, October 2019.
- 43. J. Louis, B. Hoffer, and S. Kvatinsky, "Performing Memristor Aided Logic (MAGIC) using STT-MRAM," *Proceedings of the IEEE International Conference on Electronics Circuits and Systems*, November 2019 (in press).
- 44. <u>L. Danial, V. Gupta</u>, E. Pikhay, Y. Roizin, and **S. Kvatinsky**, "Modeling a Floating-Gate Memristive Device for Computer Aided Design of Neuromorphic Integrated Circuits," *Proceedings of the Design, Automation and Testing in Europe*, March 2020 (in press).
- 45. <u>N. Wainstein</u>, G. Ankonina, **S. Kvatinsky**, and E. Yalon, "Nanosecond Probing of Phase Transition Properties in Chalcogenides using Embedded Heater-Thermometer," *Proceedings of the Materials Research Society Spring Meeting*, April 2020.

- 46. <u>L. Danial</u> and **S. Kvatinsky**, "Breaking the Conversion Wall in Mixed-Signal Systems Using Neuromorphic Data Converters," *Proceedings of the European Conference on Circuit Theory and Design*, pp. 1-4, September 2020.
- 47. <u>L. Danial</u>, <u>K. Sharma</u>, and **S. Kvatinsky**, "A Pipelined Memristive Neural Network Analog-to-Digital Converter," *Proceeding of the IEEE International Symposium on Circuits and Systems*, pp. 1-5, October 2020.
- 48. V. Gupta, D. Pellegrini, S. Khandelwal, A. Jabir, S. Kvatinsky, E. Martinelli, C. Di Natale, and M. Ottavi, "Sensing with Memristive Complementary Resistive Switch: Simulations," Modelling and Proceedings of the IEEE International Symposium Defect Tolerance in VLSI on Fault and and Nanotechnology Systems, October 2020 (in press).
- 49. <u>A. Eliahu</u>, <u>R. Ben Hur</u>, R. Ronen, and **S. Kvatinsky**, "abstractPIM: Bridging the Gap Between Processing-in-Memory Technology and Instruction Set Architecture," *Proceedings of the IFIP/IEEE VLSI-SoC*, pp. 28-33, October 2020.
- 50. <u>N. Peled, R. Ben-Hur</u>, R. Ronen, and **S. Kvatinsky**, "X-MAGIC: Enhancing PIM with Input Overwriting Capabilities," *Proceedings of the IFIP/IEEE VLSI-SoC*, pp. 64-69, October 2020.
- 51. D. Bhattacharjee, A. Chattopadhyay, S. Dutta, R. Ronen, and **S. Kvatinsky**, "CONTRA: Area-Constrained Technology Mapping Framework for Memristive Memory Processing Unit," *Proceeding of the IEEE International Conference on Computer Aided Design*, pp. 1-9, November 2020.
- 52. S. Kvatinsky, "Making Real Memristive Processing-in-Memory Faster and Reliable," *Proceedings of the International Cellular Nanoscale Networks and their Applications*, pp. 1-3, October 2021.
- 53. <u>M. Khalifa</u>, <u>R. Ben-Hur</u>, R. Ronen, <u>O. Leitersdorf</u>, L. Yavits, and **S. Kvatinsky**, "FiltPIM: Filter in Memory for DNA Sequencing," *Proceedings of the IEEE International Conference on Electronics Circuits and Systems*, pp. 1-6, November 2021.
- 54. <u>O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "Making Memristive Processing-in-Memory Reliable," *Proceedings of the IEEE International Conference on Electronics Circuits and Systems*, pp. 1-6, November 2021.
- 55. <u>O. Leitersdorf</u>, <u>B. Perach</u>, R. Ronen, and **S. Kvatinsky**, "Efficient Error-Correcting-Code Mechanism for High-Throughput Memristive Processing-in-Memory," *Proceedings of the Design Automation Conference*, pp. 199-204, December 2021.
- 56. <u>O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "MatPIM: Accelerating Matrix Operations with Memristive Stateful," *Proceedings of the International Symposium on Circuits and Systems*, May 2022.
- 57. <u>B. Oved, O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "HashPIM: High-Throughput SHA-3 via Memristive Digital Processing-in-Memory," *Proceedings of the IEEE International Conference on Modern Circuits and Systems Technologies*, June 2022.
- 58. <u>M. Zou</u>, J. Zhou, X. Cui, <u>W. Wang</u>, C. Wang, and **S. Kvatinsky**, "Security Enhancement for Memristor Computing System through Secure Weight Mapping," *Proceeding of the IEEE Computer Society Annual Symposium on VLSI*, July 2022.
- 59. <u>B. Hoffer</u> and S. Kvatinsky, "Performing Stateful Logic using Spin-Orbit Torque (SOT) MRAM," *Proceedings of the IEEE International Conference on Nanotechnology*, July 2022.
- 60. A. Gero, M. A. Hadish, and **S. Kvatinsky**, "Undergraduate Students' Attitudes Toward an Engineering Course that Integrates Several Levels of Abstraction," *Proceedings of the International Conference on Interactive Collaborative Learning and* 51st International Conference on Engineering Pedagogy, pp. 491-497, September 2022.
- 61. <u>B. Perach</u>, R. Ronen, and **S. Kvatinsky**, "On Consistency for Bulk-Bitwise Processing-in-Memory," *Proceedings of IEEE/ACM International Symposium on High-Performance Computer Architecture*, pp. 705-717, February 2023.
- 62. <u>B. Perach</u>, R. Ronen, and **S. Kvatinsky**, "Accelerating Relational Database Analytical Processing with Bulk-Bitwise Processing-in-Memory," *Proceedings of the IEEE Interregional NEWCAS Conference*, June 2023 (in press).

- 63. A. Gero, M. A. Hadish, and **S. Kvatinsky**, "Abstract Thinking of Beginning Electrical Engineering and Computer Science Students," *Proceedings of the International Conference on Interactive Collaborative Learning and 52nd International Conference on Engineering Pedagogy*, September 2023 (in press).
- 64. <u>B. Perach</u>, R. Ronen, and **S. Kvatinsky**, "Enabling Relational Database Analytical Processing in Bulk-Bitwise Processing-In-Memory," *Proceedings of the IEEE International System-on-Chip Conference*, September 2023 (in press).
- 65. N. Wainstein, A. Orren, R.-G. Harwood, E. Yalon, and **S. Kvatinsky**, "Asymmetric and Symmetric Single-Pole Double-Throw using Indirectly Heated Phase-Change Switches," *Proceedings of the International Conference on Microwaves, Communications, Antennas, Biomedical Engineering and Electronic Systems*, November 2023 (in press).

#### **Submitted Refereed Conference Papers:**

- 66. <u>T. Greenberg-Toledo</u>, <u>B. Perach</u>, I. Hubara, D. Soudry, and **S. Kvatinsky**, "Analog-Aware Post-Training," (in review).
- 67. <u>A. Tyagi, S. Pinge, A. Barda, R. Ben-Hur</u>, R. Ronen, and **S. Kvatinsky**, "CtrlPIM: A Microcode-Based Controller for Memristive Memory Processing Unit," (in review).
- 68. <u>O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "CUDA-PIM: End-to-End Integration of Digital Processing-in-Memory from High-Level C++ to Microarchitectural Design," (in review).

# Magazines:

- 1. R. Daniel and S. Kvatinsky, "Combining Biology and Electronics Using Emerging Memristive Technologies," *Tower Jazz Technical Journal*, Vol. 8, pp. 30-38, June 2017.
- 2. S. Kvatinsky, "Computers that Look Like the Brain," *Frontiers for Young Minds*, Vol. 8, December 2020.

# **Technical Reports:**

- 1. S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Memristor-based IMPLY Logic Design Flow," *CCIT Technical Report #795*, August 2011.
- 2. S. Kvatinsky, K. Talisveyberg, D. Fliter, E. G. Friedman, A. Kolodny, and U. C. Weiser, "Verilog-A for Memristor Models," *CCIT Technical Report #801*, December 2011.
- 3. S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "TEAM ThrEshold Adaptive Memristor Model," *CCIT Technical Report #804*, January 2012.
- 4. D. Soudry, D. Di Castro, A. Gal, A. Kolodny, and **S. Kvatinsky**, "Hebbian Learning Rules with Memristors," *CCIT Technical Report #*840, September 2013.
- 5. **S. Kvatinsky**, <u>M. Ramadan</u>, E. G. Friedman, and A. Kolodny, "VTEAM A General Model for Voltage Controlled Memristors," *CCIT Technical Report #*856, April 2014.
- 6. X. Yang, J. Pu, B. B. Rister, N. Bhagdikar, J. Ragan-Kelley, S. Richardson, S. Kvatinsky, A. Pedram, and M. Horowitz, "A Systematic Approach to Blocking Convolutional Neural Networks," *ArXiv:1606.04209*, June 2016.
- <u>R. Ben Hur</u>, <u>N. Wald</u>, <u>N. Talati</u>, and **S. Kvatinsky**, " Latency Optimized Mapping of Logic Functions for Memristor Aided Logic (MAGIC)," *CCIT Technical Report #908*, December 2016.
- 8. <u>K. Korgaonkar</u>, R. Ronen, A. Chattopadhyay, and **S. Kvatinsky**, "Bitlet Model: Defining a Litmus Test for the Bitwise Processing-in-Memory Paradigm," *ArXiv:1910.10234*, October 2019.
- 9. <u>T. Greenberg-Toledo</u>, <u>B. Perach</u>, D. Soudry, and **S. Kvatinsky**, "MTJ-Based Hardware Synapse Design for Ternary Deep Neural Networks," *ArXiv:1912.12636*, December 2019.

# **Patents Granted:**

1. S. Kvatinsky, Y. Levy, and A. Kolodny, "Memristive Akers Logic Array," US patent no. 9548741.

- 2. A. Kolodny, S. Kvatinsky, R. Patel, and E. G. Friedman, "Multistate Register Having a Flip Flop and Multiple Memristive Devices," US patent no. 9679650.
- 3. S. Kvatinsky, D. Belousov, S. Liman, N. Wald, and G. Satat, "A Pure Memristive Logic Gate," US patent no. 9685954.
- 4. D. Soudry, S. Kvatinsky, A. Gal, D. Di Castro, and A. Kolodny, "Implementating multiplication in adaptive circuits using memristive devices," US patent no. 9754203.
- 5. S. Kvatinsky, D. Belousov, S. Liman, N. Wald, and G. Satat, "Pure Memristive Logic Gate," US patent no. 10284203.
- 6. M. Ramadan, S. Kvatinsky, and R. Ginosar, "Adaptive Programming for Memories with Multi-Level Cells," US patent no. 103667526.
- 7. S. Kvatinsky, A. Kolodny, and U. C. Weiser, "Memristor-Based Multithreading," Israel patent no. 225988.
- 8. S. Kvatinsky, A. Kolodny, and U. C. Weiser, "Memristor-Based Multithreading," US patent application no. 10521237.
- 9. L. Azriel and S. Kvatinsky, "Memristive Security Hash Function," US patent no. 10708041.
- 10. A. Drori, E. Amrani, and S. Kvatinsky, "Logic Design with Unipolar Memristors," US patent no. 10516398.
- 11. A. Drori, E. Amrani, and S. Kvatinsky, "Logic Design with Unipolar Memristors," US patent no. 10855288.
- 12. A. Morad, L. Yavits, S. Kvatinsky, and R. Ginosar, "Hybrid Processor," US patent no. 10996959.
- 13. L. Danial and S. Kvatinsky, "Reconfigurable DAC Implemented by Memristor Based Neural Network," US patent no. 11611352.
- 14. L. Danial and S. Kvatinsky, "Analog-to-Digital Converter Using a Pipelined Memristive Neural Network," US patent no. 2021/0175893 A1.
- 15. T. Greenberg-Toledo, D. Soudry, and S. Kvatinsky, "MTJ-Based Hardware Synapse Implementation for Ternary and Binary Deep Neural Networks," US patent no. 2021/0174182.
- L. Danial and S. Kvatinsky, "Delta-Sigma Modulation Neurons for High Precision Training of Memristive Synapses in Deep Neural Networks," US patent no. 2022/0058492 A1.

## **Patents Filed:**

- 17. B. Perach and S. Kvatinsky, "Asynchronous True Random Number Generator using STT-MTJ." US patent application no. 62/774,258.
- P.-E. Gaillardon, E. Giacomin, and S. Kvatinsky, "A Robust Digital RRAM-based Convolutional Block for Low-Power Image Processing and Learning Applications," US patent application no. 62/734,023.
- 19. L. Danial and S. Kvatinsky, "Analog-to-Digital Converter Using a Pieplined Memristive Neural Network," US patent application no. 17/116,144.
- 20. B. Hoffer and S. Kvatinsky, "Memristor Aided Logic (MAGIC) using Valence Change Memory (VCM)," US patent application no. 63/006,131.
- 21. S. Kvatinsky, B. Hoffer, E. Yalon, and N. Wainstein, "Logic Gates and Stateful Logic using Phase Change Memory," US patent application no. 63/006,114.
- 22. S. Kvatinsky, N. Wainstein, and E. Yalon, "Apparatus and Method for Ultra-Fast Crystallization in Phase-Change RF Switches," Patent Cooperation Treaty application no. WO 2022/172277.
- 23. S. Kvatinsky and S. Hodisan, "Transimpedance Amplifier with Automatic Gain Control Based on Memristors for Optical Signal Acquisition," US patent application no. 63/462,539.

# Selected Talks (Plenary, Keynote, and Invited)

# Real Digital Processing-in-Memory with the Memristive Memory Processing Unit

• The 5<sup>th</sup> International Conference on Memristive Materials, Devices, and Systems (MEMRISYS 2022), Cambridge, MA, USA, November 2022 (invited).

# **On-Device Machine Learning with Memristors in the Neuromorphic Era**

- CNRS AISSAI Workshop of Energetics of Computation in Artificial and Natural Networks, Paris, France, December 2022 (invited).
- Workshop on Neuromorphic Computing (NEUROCOM), HiPEAC conference, Budapest, Hungary, June 2022 (invited talk).
- SIRC "Designing Better Hardware with Artificial Intelligence," Samsung, Tel Aviv, Israel, December 2021 (keynote).

# Making Real Memristive Processing-in-Memory Faster and Reliable

- International Conference on Emerging Electronics & Automation (E2A), NIT Silchar, India, December 2021 (keynote, virtual talk).
- The 7<sup>th</sup> Memristor and Memristive Symposium, Catania, Italy, October 2021 (invited talk).

# Memristive Processing-in-Memory for Artificial Intelligence

- Faculty Development Program on Neuronal Dynamics and Neuromorphic Computing, Indian Institute of Technology, Patna, India (distinguished speaker, virtual talk), December 2021.
- Faculty Development Program on Neuronal Dynamics and Neuromorphic Computing, Indian Institute of Technology, Patna, India (distinguished speaker, virtual talk), October 2020.

# Real Processing-in-Memory using Memristive Memory Processing Unit

- Faculty Development Program on Emerging Topics in Computing: Quantum, Microfluidic and Memristors, JIS University, Kolkata, India, August 2021 (invited talk, online).
- TEQIP-III Online Workshop on VLSI Based System Design, Indian Institute of Information Technology, Guwahati, India, March 2021 (invited, online).
- Huawei Compute and Storage Technology Conference 2020 (virtual), December 2020 (invited).
- Inaugural Chua Memristor Institute Conference (ICMIC), Wuhan, China, November 2019 (invited).
- International Conference on Memristive Materials, Devices and Systems, Dresden, Germany, July 2019 (keynote).
- IEEE International Symposium on Online Testing and Robust System Design, Rhodes, Greece, July 2019 (invited).
- IEEE International Conference on the Science of Electrical Engineering, Eilat, Israel, December 2018 (invited).
- In-Memory Computing: Emerging Devices, Architectures, and Applications, Politecnico di Torino, Italy, September 2018 (invited).
- 18<sup>th</sup> International Forum on MPSoC for Software Defined Hardware, Snowbird, UT, USA, August 2018 (plenary talk).
- International Conference on Neuromorphic Systems, Knoxville, Tennessee, USA, July 2018 (invited).
- The 8th Workshop on Systems for Multi-core and Heterogeneous Architectures, Porto, Portugal, April 2018 (keynote).
- Emertech 2018, Singapore, April 2018 (invited).

# A Taxonomy and Evaluation Framework to Memristive Logic

• MemoCIS workshop, Dresden, Germany, September 2018 (plenary talk).

## Logic Synthesis and Automation for Memristive Memory Processing Unit

• EPFL Workshop on Logic Synthesis and Emerging Technologies, Lausanne, Switzerland, September 2017 (invited).

## **Memristors for Learning**

• IEEE International Conference on Science of Electrical Engineering, November 2016 (invited).

# **Computation with Memristors**

• MemoCIS workshop, Palma de Mallorca, Spain, September 2016 (invited).

# **Introduction to Memristors**

• ChipEx 2016, Tel Aviv, May 2016 (invited).

# Avoiding the Dark Ages with Memristors

• MemoCIS Workshop: "Memristors: at the Crossroad of Devices and Applications", Milan, March 2016 (keynote).

# **Emerging Memory Technologies: Challenges and Opportunities**

• DesignEx 2015, Tel Aviv, November 2015 (invited).

# Additional Selected Talks

# The Return of Hardware: How Does Artificial Intelligence Changes the Computer Structure and the Education of Engineers?

- Talpiot College, Tel Aviv, Israel, February 2023 (virtual, colloquium).
- Out of the Box Conference, Achva College, Israel, March 2023 (plenary).

# The Return of Hardware: How Does Artificial Intelligence Change the Computer Structure?

• Living in Science Fiction, Academix, Jerusalem, Israel, February 2023.

#### **Memristive Neuromorphic Computing**

• Umbrella Symposium, Aachen University, Aachen, Germany, May 2022 (invited).

#### Making Real Memristive Processing-in-Memory Faster and Reliable

- University of Toronto, Toronto, Canada, March 2023 (invited seminar).
- McGill University, Montreal, Canada, February 2023 (invited seminar).
- Northwestern University, Evanston, Illinois, USA, November 2022 (invited seminar).
- IEEE Circuits and Systems Society Seasonal School on Intelligence in Chips: Integrated Sensors and Memristive Computing, November 2022 (virtual).
- Cadence, Israel, September 2022 (virtual).
- Nanjing University of Aeronautics and Astronautics, China, August 2022 (virtual).
- Aachen University, Aachen, Germany, May 2022 (invited seminar).
- Tel Aviv University, Tel Aviv, Israel, April 2022 (Electrical Engineering Department Colloquium).
- Hebrew University, Jerusalem, Israel, March 2022 (Applied Physics Department Colloquium).
- Marvel, Israel, March 2022 (virtual).
- Huawei Compute Technology Workshop, November 2021 (virtual, invited talk).

# **On-Device Machine Learning with Memristors in the Neuromorphic Era**

- Israel Innovation Authority Workshop on Accelerators for AI, April 2021 (virtual, invited talk).
- Apple's Virtual Workshop on On-Device Machine Learning, April 2021 (virtual, invited talk).

# Memristors in the Neuromorphic Era

• Weizmann Institute, Rehovot, Israel, February 2021 (virtual, invited seminar).

# **Real Processing-in-Memory using Memristive Memory Processing Unit**

- Pliops, Tel Aviv, Israel, July 2021.
- RWTH Aachen University, Germany, December 2020 (virtual, invited seminar).
- Universita' della Tuscia, Viterbo, Italy, March 2018.
- University of Rome Tor Vergata, Italy, March 2018.

#### **Intelligent Trainable Data Converters**

• SRC/SIA/DoE Workshop on New Trajectories for Analog Electronics, IBM Almaden, San Jose, CA, December 2019 (invited talk and panel).

# **Processing-in-Memory with Memristors**

• Indian Institute of Technology, Delhi, India, December 2019 (seminar).

# **Memristors for Artificial Intelligence**

- Bar Ilan University, Ramat Gan, Israel, April 2019 (department colloquium).
- Samsung, Ramat Gan, Israel, April 2019.

# **Designing Extremely Efficient Computers with Memristors**

- Refael, Israel, September 2020.
- University of California, Irvine, CA, August 2018.
- University of Utah, Salt Lake City, Utah, July 2018.

# Memristors: The Future of Non-Volatile Memory or Perhaps Even More?

- Nova, Rehovot, Israel, October 2021.
- Ramon Chips, Israel, August 2020 (virtual).
- Motorola Solutions, Airport City, Israel, September 2019.
- Intel, Jerusalem, Israel, January 2019.
- Applied Physics, School of Computer Engineering and Science, Hebrew University, Jerusalem, May 2018 (department colloquium).
- Department of Material Engineering and Science, Technion Israel Institute of Technology, May 2018 (department colloquium).

#### **Real Processing-in-Memory using Memristive Memory Processing Unit**

- Universita' della Tuscia, Viterbo, Italy, March 2018.
- University of Rome Tor Vergata, Italy, March 2018.

#### **Artificial Intelligence: Can a Computer Outsmart Humans?**

• Italy-Technion Society event, Rome, Italy, March 2018 (invited).

#### A Taxonomy and Evaluation Framework to Memristive Logic

• MDAC HiPEAC, Manchester, United Kingdom, January 2018.

#### Memory Intensive Architectures

• Intel, Hillsborough, OR, USA, June 2017.

## **mMPU:** Memristor Memory Processing Unit

- 2017 Stephen and Sharon Seiden Frontiers in Engineering and Science Workshop: Beyond CMOS: From Devices to Systems, Technion, Haifa, Israel, June 2017.
- Intel Collaborative Research Institute Computational Intelligence Retreat, Haifa, Israel May 2017.

# **Computation with Memristors**

• Intel, Haifa, Israel, December 2016.

## **Designing Extremely Energy Efficient Computers with Memristors**

- 3rd Green Photonics Symposium, Technion, Haifa, Israel, March 2016.
- UT Dresden, Dresden, Germany, February 2016.
- Qualcomm, Haifa, Israel, January 2016.
- Mellanox, Yokneham, Israel, December 2015.
- Marvell, Petach Tikva, Israel, November 2015.
- Qualcomm, San Diego, July 2015.
- ARM, San Jose, CA, June 2015.
- UCLA, Los Angeles, CA, June 2015.
- UC Santa Barbara, Santa Barbara, CA, June 2015.
- Nvidia Research, Santa Clara, CA, May 2015.
- Intel Labs, Hillsborough, OR, May 2015.

#### **Designing Extremely Energy Efficient Computers**

- UT Austin, Austin, TX, March 2015.
- Technion Israel Institute of Technology, Haifa, Israel, January 2015.
- Hebrew University of Jerusalem, Jerusalem, Israel, January 2015.
- Ben Gurion University of the Negev, Beer Sheva, Israel, January 2015.

#### **Memory Intensive Computing**

- Tel Aviv University, Tel Aviv, July 2014.
- DATE 2014, Dresden, Germany, March 2014.
- HiPEAC 2014, Vienna, Austria, January 2014.

#### Building the Computers of the Future – a Talk about Resistors, Memories, and More

• Jacobs Showcase Lecture Series: Much is New Under the Sun, Technion - Israel Institute of Technology, Haifa, Israel, November 2013.

#### **Memristors – Not Only Memory**

- Princeton University, NJ, September 2013.
- Columbia University, NY, September 2013.
- Stanford University, Stanford, CA, September 2013.
- UC Berkeley, Berkeley, CA, September 2013.
- HP Labs, Palo Alto, CA, September 2013.
- UC San Diego, La Jolle, CA, September 2013.
- UC Santa Barbara, Santa Barbara, CA, October 2013.
- *The International Conference of the Israeli Semiconductor Industry (ChipEx 2013)*, Tel Aviv, Israel, May 2013. **Best lecture award**.

#### The Desired Memristor for Circuit Designers

• Nature Conference on "Frontiers in Electronic Materials: Correlation Effects and Memristive Phenomena," Aachen, Germany, June 2012.

#### Memristor-based Logic Circuit Design

• IEEE/ACRC Workshop on Memristors and Resistive Memory Devices and Applications in Computer Architecture and Brain-Inspired Systems, Technion - Israel Institute of Technology, Haifa, Israel, March 2012.

#### **Memristors and Related Applications**

• *The International Conference of the Israeli Semiconductor Industry (ChipEx 2011)*, Tel Aviv, Israel, May 2011.

# **Posters**

- 1. S. Kvatinsky, E. G. Friedman, A. Kolodny and U.C. Weiser, "Memristor-based Applications," *1st Technion Computer Engineering (TCE) Conference*, June 2011.
- 2. S. Kvatinsky, E. G. Friedman, A. Kolodny and U.C. Weiser, "Memristor-based Circuits and Architectures," *2nd Technion Computer Engineering (TCE) Conference*, June 2012.
- 3. S. Kvatinsky, E. G. Friedman, A. Kolodny and U.C. Weiser, "Memristor-based Logic," *MemCo Workshop Memristors for Computing*, November 2012.
- 4. D. Soudry, D. Di Castro, A. Gal, A. Kolodny, and **S. Kvatinsky**, "Implementing Hebbian Learning Rules with Memristors," *Workshop on "Memristor-based Systems for Neuromorphic Applications,*" September 2013.
- 5. <u>R. Ben-Hur</u> and **S. Kvatinsky**, "Processing within a Memristive Memory," *Proceedings* of the International Workshop on Emerging Memory Solutions, DATE Conference, March 2016.
- 6. <u>N. Wainstein</u> and **S. Kvatinsky**, "RF Memristor Modeling," *International Conference on Memristive Materials, Devices & Systems*, April 2017.
- E. Giacomin, <u>T. Greenberg-Toledo</u>, S. Kvatinsky, and P.-E. Gaillardon, "A Robust Digital RRAM-based Convolutional Block without Process Variation Dependencies," *Design Automation Conference*, June 2018.
- L. Danial, Y. Roizin, and S. Kvatinsky, "Neuromorphic Data Converters Using Floating-Gate Memristive Devices," *Neuromorphic Computing – a Nature Conference*, October 2019. Best poster award
- 9. D. Bhattacharjee, A. Chattopadhyay, S. Dutta, R. Ronen, and S. Kvatinsky, "SCAR: A SCalable ARea-Constrained Technology Mapping Flow for MAGIC," *Design Automation Conference*, July 2020.
- 10. <u>N. Wainstein</u>, G. Akonina, **S. Kvatinsky**, and E. Yalon, "Electrothermal Compact Modeling of Indirectly Heated Phase Change RF Switches," *Device Research Conference*, June 2020.
- K. Stern, <u>N. Wainstein</u>, Y. Keller, C. M. Neumann, E. Pop, S. Kvatinsky, and E. Yalon, "Sub-Nanosecond Partial Reset for Analog Phase Change Neuromorphic Devices," *Device Research Conference*, June 2021. *Best student poster award*
- 12. <u>O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "PartitionPIM: Practical Memristive Partitions for Fast Processing-in-Memory," *Design Automation Conference*, July 2022.
- 13. <u>O. Leitersdorf</u>, R. Ronen, and **S. Kvatinsky**, "Fast In-Memory Floating-Point Addition," *Design Automation Conference*, July 2022.
- 14. <u>M. Dahan</u>, E. T. Breyer, S. Slesazeck, T. Mikolajick, and **S. Kvatinsky**, "C-AND: Mixed Writing Scheme for Disturb Reduction in 1T Ferroelectric FET Memory," *The International Meeting on Ferroelectricity*, March 2023. *Best poster award*.